Manufacturable Process/Tool for High-k/Metal Gate

Manufacturable Process/Tool for High-k/Metal Gate
Author :
Publisher : VDM Publishing
Total Pages : 204
Release :
ISBN-10 : 3836481561
ISBN-13 : 9783836481564
Rating : 4/5 (61 Downloads)

Book Synopsis Manufacturable Process/Tool for High-k/Metal Gate by : Aarthi Venkateshan

Download or read book Manufacturable Process/Tool for High-k/Metal Gate written by Aarthi Venkateshan and published by VDM Publishing. This book was released on 2008-11-01 with total page 204 pages. Available in PDF, EPUB and Kindle. Book excerpt: Off state leakage current related power dominates the CMOS heat dissipation problem of state of the art silicon integrated circuits. In this study, this issue has been addressed in terms of a low-cost single wafer processing (SWP) technique using a single tool for the fabrication of high- dielectric gate stacks for sub-45 nm CMOS. A system for monolayer photoassisted deposition was modified to deposit high-quality HfO2 films with in-situ clean, in-situ oxide film deposition, and in-situ anneal capability. The system was automated with Labview 8.2 for gas/precursor delivery, substrate temperature and UV lamp. The gold-hafnium oxide-aluminum (Au-HfO2-Al) stacks processed in this system had superior quality oxide characteristics with gate leakage current density on the order of 1 x 10-12 A/cm2 @ 1V and maximum capacitance on the order of 75 nF for EOT=0.39 nm. Achieving low leakage current density along with high capacitance demonstrated the excellent performance of the process developed. Detailed study of the deposition characteristics such as linearity, saturation behavior, film thickness and temperature dependence was performed for tight control on process parameters. Using Box-Behnken design of experiments, process optimization was performed for an optimal recipe for HfO2 films. UV treatment with in-situ processing of metal/high- dielectric stacks was studied to provide reduced variation in gate leakage current and capacitance. High-resolution transmission electron microscopy (TEM) was performed to calculate the equivalent oxide thickness (EOT) and dielectric constant of the films. Overall, this study shows that the in-situ fabrication of MIS gate stacks allows for lower processingcosts, high throughput, and superior device performance.


Manufacturable Process/Tool for High-k/Metal Gate Related Books

Manufacturable Process/Tool for High-k/Metal Gate
Language: en
Pages: 204
Authors: Aarthi Venkateshan
Categories: Technology & Engineering
Type: BOOK - Published: 2008-11-01 - Publisher: VDM Publishing

DOWNLOAD EBOOK

Off state leakage current related power dominates the CMOS heat dissipation problem of state of the art silicon integrated circuits. In this study, this issue h
Strain-Engineered MOSFETs
Language: en
Pages: 320
Authors: C.K. Maiti
Categories: Technology & Engineering
Type: BOOK - Published: 2018-10-03 - Publisher: CRC Press

DOWNLOAD EBOOK

Currently strain engineering is the main technique used to enhance the performance of advanced silicon-based metal-oxide-semiconductor field-effect transistors
Design for Manufacturability
Language: en
Pages: 283
Authors: Artur Balasinski
Categories: Technology & Engineering
Type: BOOK - Published: 2013-10-05 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

This book explains integrated circuit design for manufacturability (DfM) at the product level (packaging, applications) and applies engineering DfM principles t
Semiconductor Silicon 2002
Language: en
Pages: 650
Authors: Howard R. Huff
Categories: Science
Type: BOOK - Published: 2002 - Publisher: The Electrochemical Society

DOWNLOAD EBOOK

Gate-stack for Sub-50nm CMOS Devices
Language: en
Pages: 314
Authors: Igor Polishchuk
Categories:
Type: BOOK - Published: 2002 - Publisher:

DOWNLOAD EBOOK