Transistor Level Micro Placement and Routing for Two-dimensional Digital VLSI Cell Synthesis

Transistor Level Micro Placement and Routing for Two-dimensional Digital VLSI Cell Synthesis
Author :
Publisher :
Total Pages : 606
Release :
ISBN-10 : UOM:39015043224099
ISBN-13 :
Rating : 4/5 (99 Downloads)

Book Synopsis Transistor Level Micro Placement and Routing for Two-dimensional Digital VLSI Cell Synthesis by : Michael Anthony Riepe

Download or read book Transistor Level Micro Placement and Routing for Two-dimensional Digital VLSI Cell Synthesis written by Michael Anthony Riepe and published by . This book was released on 1999 with total page 606 pages. Available in PDF, EPUB and Kindle. Book excerpt: The automated synthesis of mask geometry for VLSI leaf cells, referred to as the cell synthesis problem, is an important component of any structured custom integrated circuit design environment. Traditional approaches based on the classic functional cell style of Uehara & VanCleemput pose this problem as a straightforward one-dimensional graph optimization problem for which optimal solution methods are known. However, these approaches are only directly applicable to static CMOS circuits and they break down when faced with more exotic logic styles. Our methodology is centered around techniques for the efficient modeling and optimization of geometry sharing. Chains of diffusion-merged transistors are formed explicitly and their ordering optimized for area and global routing. In addition, more arbitrary merged structures are supported by allowing electrically compatible adjacent transistors to overlap during placement. The synthesis flow in TEMPO begins with a static transistor chain formation step. These chains are broken at the diffusion breaks and the resulting sub-chains passed to the placement step. During placement, an ordering is found for each chain and a location and orientation is assigned to each sub-chain. Different chain orderings affect the placement by changing the relative sizes of the sub-chains and their routing contribution. We conclude with a detailed routing step and an optional compaction step.


Transistor Level Micro Placement and Routing for Two-dimensional Digital VLSI Cell Synthesis Related Books

Transistor Level Micro Placement and Routing for Two-dimensional Digital VLSI Cell Synthesis
Language: en
Pages: 606
Authors: Michael Anthony Riepe
Categories: Digital electronics
Type: BOOK - Published: 1999 - Publisher:

DOWNLOAD EBOOK

The automated synthesis of mask geometry for VLSI leaf cells, referred to as the cell synthesis problem, is an important component of any structured custom inte
Direct Transistor-Level Layout for Digital Blocks
Language: en
Pages: 131
Authors: Prakash Gopalakrishnan
Categories: Technology & Engineering
Type: BOOK - Published: 2006-01-16 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately, the growing demands for transparent process portability, in
Integrated Circuit and System Design
Language: en
Pages: 926
Authors: Enrico Macii
Categories: Computers
Type: BOOK - Published: 2004-09-07 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

This book constitutes the refereed proceedings of the 14th International Workshop on Power and Timing Optimization and Simulation, PATMOS 2004, held in Santorin
Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation
Language: en
Pages: 510
Authors: Bertrand Hochet
Categories: Technology & Engineering
Type: BOOK - Published: 2003-08-02 - Publisher: Springer

DOWNLOAD EBOOK

The International Workshop on Power and Timing Modeling, Optimization, and Simulation PATMOS 2002, was the 12th in a series of international workshops 1 previou
Proceedings
Language: en
Pages: 246
Authors:
Categories: Integrated circuits
Type: BOOK - Published: 1999 - Publisher:

DOWNLOAD EBOOK