Soft Error Mitigation Techniques for Future Chip Multiprocessors

Soft Error Mitigation Techniques for Future Chip Multiprocessors
Author :
Publisher :
Total Pages : 296
Release :
ISBN-10 : OCLC:1120393177
ISBN-13 :
Rating : 4/5 (77 Downloads)

Book Synopsis Soft Error Mitigation Techniques for Future Chip Multiprocessors by : Gaurang R. Upasani

Download or read book Soft Error Mitigation Techniques for Future Chip Multiprocessors written by Gaurang R. Upasani and published by . This book was released on 2016 with total page 296 pages. Available in PDF, EPUB and Kindle. Book excerpt: The sustained drive to downsize the transistors has reached a point where device sensitivity against transient faults due to neutron and alpha particle strikes a.k.a soft errors has moved to the forefront of concerns for next-generation designs. Following Moore's law, the exponential growth in the number of transistors per chip has brought tremendous progress in the performance and functionality of processors. However, incorporating billions of transistors into a chip makes it more likely to encounter a soft soft errors. Moreover, aggressive voltage scaling and process variations make the processors even more vulnerable to soft errors. Also, the number of cores on chip is growing exponentially fueling the multicore revolution. With increased core counts and larger memory arrays, the total failure-in-time (FIT) per chip (or package) increases. Our studies concluded that the shrinking technology required to match the power and performance demands for servers and future exa- and tera-scale systems impacts the FIT budget. New soft error mitigation techniques that allow meeting the failure rate target are important to keep harnessing the benefits of Moore's law. Traditionally, reliability research has focused on providing circuit, microarchitecture and architectural solutions, which include device hardening, redundant execution, lock-step, error correcting codes, modular redundancy etc. In general, all these techniques are very effective in handling soft errors but expensive in terms of performance, power, and area overheads. Traditional solutions fail to scale in providing the required degree of reliability with increasing failure rates while maintaining low area, power and performance cost. Moreover, this family of solutions has hit the point of diminishing return, and simply achieving 2X improvement in the soft error rate may be impractical. Instead of relying on some kind of redundancy, a new direction that is growing in interest by the research community is detecting the actual particle strike rather than its consequence. The proposed idea consists of deploying a set of detectors on silicon that would be in charge of perceiving the particle strikes that can potentially create a soft error. Upon detection, a hardware or software mechanism would trigger the appropriate recovery action. This work proposes a lightweight and scalable soft error mitigation solution. As a part of our soft error mitigation technique, we show how to use acoustic wave detectors for detecting and locating particle strikes. We use them to protect both the logic and the memory arrays, acting as unified error detection mechanism. We architect an error containment mechanism and a unique recovery mechanism based on checkpointing that works with acoustic wave detectors to effectively recover from soft errors. Our results show that the proposed mechanism protects the whole processor (logic, flip-flop, latches and memory arrays) incurring minimum overheads.


Soft Error Mitigation Techniques for Future Chip Multiprocessors Related Books

Soft Error Mitigation Techniques for Future Chip Multiprocessors
Language: en
Pages: 296
Authors: Gaurang R. Upasani
Categories:
Type: BOOK - Published: 2016 - Publisher:

DOWNLOAD EBOOK

The sustained drive to downsize the transistors has reached a point where device sensitivity against transient faults due to neutron and alpha particle strikes
Soft Error Reliability Using Virtual Platforms
Language: en
Pages: 142
Authors: Felipe Rocha da Rosa
Categories: Technology & Engineering
Type: BOOK - Published: 2020-11-02 - Publisher: Springer Nature

DOWNLOAD EBOOK

This book describes the benefits and drawbacks inherent in the use of virtual platforms (VPs) to perform fast and early soft error assessment of multicore syste
Soft Errors in Modern Electronic Systems
Language: en
Pages: 318
Authors: Michael Nicolaidis
Categories: Technology & Engineering
Type: BOOK - Published: 2010-09-30 - Publisher: Springer

DOWNLOAD EBOOK

This book provides a comprehensive presentation of the most advanced research results and technological developments enabling understanding, qualifying and miti
Detection of Soft Errors Via Time-based Double Execution with Hardware Assistance
Language: en
Pages:
Authors: Luis Gabriel Bustamante
Categories:
Type: BOOK - Published: 2017 - Publisher:

DOWNLOAD EBOOK

The progress made in semiconductor technology has pushed transistor dimensions to smaller geometries and higher densities. One of the disadvantages of this prog
Efficient Modeling of Soft Error Vulnerability in Microprocessors
Language: en
Pages: 300
Authors: Arun Arvind Nair
Categories:
Type: BOOK - Published: 2012 - Publisher:

DOWNLOAD EBOOK

Reliability has emerged as a first class design concern, as a result of an exponential increase in the number of transistors on the chip, and lowering of operat