Principles of Verifiable RTL Design

Principles of Verifiable RTL Design
Author :
Publisher : Springer Science & Business Media
Total Pages : 297
Release :
ISBN-10 : 9780792373681
ISBN-13 : 0792373685
Rating : 4/5 (81 Downloads)

Book Synopsis Principles of Verifiable RTL Design by : Lionel Bening

Download or read book Principles of Verifiable RTL Design written by Lionel Bening and published by Springer Science & Business Media. This book was released on 2001-05-31 with total page 297 pages. Available in PDF, EPUB and Kindle. Book excerpt: The first edition of Principles of Verifiable RTL Design offered a common sense method for simplifying and unifying assertion specification by creating a set of predefined specification modules that could be instantiated within the designer's RTL. Since the release of the first edition, an entire industry-wide initiative for assertion specification has emerged based on ideas presented in the first edition. This initiative, known as the Open Verification Library Initiative (www.verificationlib.org), provides an assertion interface standard that enables the design engineer to capture many interesting properties of the design and precludes the need to introduce new HDL constructs (i.e., extensions to Verilog are not required). Furthermore, this standard enables the design engineer to `specify once,' then target the same RTL assertion specification over multiple verification processes, such as traditional simulation, semi-formal and formal verification tools. The Open Verification Library Initiative is an empowering technology that will benefit design and verification engineers while providing unity to the EDA community (e.g., providers of testbench generation tools, traditional simulators, commercial assertion checking support tools, symbolic simulation, and semi-formal and formal verification tools). The second edition of Principles of Verifiable RTL Design expands the discussion of assertion specification by including a new chapter entitled `Coverage, Events and Assertions'. All assertions exampled are aligned with the Open Verification Library Initiative proposed standard. Furthermore, the second edition provides expanded discussions on the following topics: start-up verification; the place for 4-state simulation; race conditions; RTL-style-synthesizable RTL (unambiguous mapping to gates); more `bad stuff'. The goal of the second edition is to keep the topic current. Principles of Verifiable RTL Design, A Functional Coding Style Supporting Verification Processes, Second Edition tells you how you can write Verilog to describe chip designs at the RTL level in a manner that cooperates with verification processes. This cooperation can return an order of magnitude improvement in performance and capacity from tools such as simulation and equivalence checkers. It reduces the labor costs of coverage and formal model checking by facilitating communication between the design engineer and the verification engineer. It also orients the RTL style to provide more useful results from the overall verification process.


Principles of Verifiable RTL Design Related Books

Principles of Verifiable RTL Design
Language: en
Pages: 297
Authors: Lionel Bening
Categories: Computers
Type: BOOK - Published: 2001-05-31 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

The first edition of Principles of Verifiable RTL Design offered a common sense method for simplifying and unifying assertion specification by creating a set of
Principles of Verifiable RTL Design
Language: en
Pages: 297
Authors: Lionel Bening
Categories: Technology & Engineering
Type: BOOK - Published: 2007-05-08 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

System designers, computer scientists and engineers have c- tinuously invented and employed notations for modeling, speci- ing, simulating, documenting, communi
Principles of Verifiable RTL Design
Language: en
Pages: 266
Authors: Lionel Bening
Categories: Technology & Engineering
Type: BOOK - Published: 2007-05-08 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Principles of Verifiable RTL Design: A Functional Coding Style Supporting Verification Processes in Verilog explains how you can write Verilog to describe chip
Principles of VLSI RTL Design
Language: en
Pages: 192
Authors: Sanjay Churiwala
Categories: Technology & Engineering
Type: BOOK - Published: 2011-05-04 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Since register transfer level (RTL) design is less about being a bright engineer, and more about knowing the downstream implications of your work, this book exp
RTL Hardware Design Using VHDL
Language: en
Pages: 695
Authors: Pong P. Chu
Categories: Technology & Engineering
Type: BOOK - Published: 2006-04-20 - Publisher: John Wiley & Sons

DOWNLOAD EBOOK

The skills and guidance needed to master RTL hardware design This book teaches readers how to systematically design efficient, portable, and scalable Register T